

# PCIe Error Handling in Switchtec

#### References



#### **Device Specification**

<u>Device Specification - Switchtec PSX 96xG3 PCIe Storage Switch</u> Issue 9 <u>Device Specification - Switchtec PFX 96xG3 PCIe Fanout Switch</u> Issue 8



#### **Chiplink**

ChipLink Diagnostic Tool - Core Installer (Windows) v1.34.19 [Config v1.5.0.36 (51)]



#### **Key Features**



#### **AER**

- Advanced Error Reporting
- PCI-SIG Base Specification 3.1



#### **DPC**

- Downstream Port Containment
- PCI-SIG Base Specification 3.1



#### CTS

- Completion Timeout Synthesis
- Switchtec Proprietary





© 2016 Microsemi Corporation. Company Proprietary



#### **AER Overview**



- Switchtec AER is fully compatible with PCI-SIG Base Specification 3.1
- AER is configured by host through Advance Error Reporting PCIe Capability entry
- AER detects correctable and uncorrectable errors and logs the TPL header
- The PFX/PSX uses a combination of both HW and FW
  - HW handles error detection
  - FW handles error reporting and logging
- PSX allows for additional customization from the default error handling procedure through the API



#### **AER Hardware**







#### **AER Walkthrough**

- HW checks TLPs for correctable and uncorrectable errors
- Switch compares TLP errors to AER masks
- AER is invoked if error is unmasked
- TLP header is logged by FW and host is notified of AER event



© 2016 Microsemi Corporation. Company Proprietary







#### **DPC** Overview



- Switchtec DPC is fully compatible with PCI-SIG Base Specification 3.1
- DPC is configured by host through the DPC Extended Capability PCIe Capability entry
- Upon detection of an unmasked and uncorrectable error from the DSP
  - DPC discards the error
  - The DS Link LTSSM goes to DISABLE3
- DPC HW returns a UR or CA (depending on configuration)
- After DPC trigger status can be cleared in CSR or automatically (DPC auto-clear is a Switchtec feature)



#### **DPC Setup**

#### **ChipLink Partition Setting**

- DPC Completion Control:
  - UR or CA as per CSR
  - Disable DPC Completion
- Completion on Link Down with no DCP
  - UR: Unsupported Request
  - Disabled
- Time interval to automatically clear DCP Trigger (set to non 0 to enable feature)



© 2016 Microsemi Corporation. Company Proprietary



#### **DPC Hardware**









Host sends a posted or non posted to the EP





© 2016 Microsemi Corporation. Company Proprietary



- Drive is removed before the TLP reaches the egress port
- Posted TLPs are silently discarded







- Any NP TLPs are flagged as unrouteable, an uncorrectable error is generated
- A Unsupported Request (UR) or Completer Abort (CA) completion is generated for the error which are both tagged in AER









- Switch checks AER masks to see if UR/CA error is masked
- If not masked, DPC triggers and AER does not generate ERR NON FATAL





- Any TLPs in the downstream port buffer are silently discarded
- Host is notified that DPC has triggered







EP sends NP to host (like MemRd)







- Host sends CpID back to EP but EP is removed.
- CpID has no destination and AER marks it as unexpected completion (UC)





- Switch checks that UC is not masked with AER
- If not masked, then DPC triggers and AER takes no further action









- DPC silently discards the UC
- Host is notified that DPC has triggered





© 2016 Microsemi Corporation. Company Proprietary



- EP sends a TLP towards the host that is truncated due to EP removal
- TLP is marked as malformed by AER







- Switch checks AER masks
- DPC will trigger if "Malformed TLP Error" is unmasked









- Error is logged in AER
- Malformed TLP is discarded
- Host is notified that DPC has triggered









#### CTS Overview

- Microsemi Proprietary mechanism on handling of outstanding non-posted (NP) requests made by the Host
- If a completion does not return after a configurable time period host synthesizes a completion
- CTS can be configured to synthesize UR or an all ones successful completion (SC)
- Without CTS, Host may enter into an error state due to uncompleted NP transactions (Host TMO)



#### CTS ChipLink Setup

#### **ChipLink Partition Setting**

- **Enable CTS on Partition** USP
- Select Cfg TLP Comp Synthesis Type
  - UR: Unsupported Request
  - SC: All ones Success
  - No CPL: No completion
- Select MemRd TLP Comp Synthesis Type
  - UR: Unsupported Request

© 2016 Microsemi Corporation. Company Proprietary

- SC: All ones Success
- No CPL: No completion





## MemRd with Normal Completion



- USP Ingress MemRd TLP TAG is saved in CTS RAM and replaced by internal CTS TAG
- Upon completion, the CTS TAG is used to look-up the TLP **TAG** within the CTS RAM and is added to the responding CpID TLP





## MemRd with Expired Tag



- USP Ingress MemRd TLP TAG is saved in CTS RAM and replaced by internal CTS TAG
- If the originating MemRd TLP times out, CTS will synthesis an all ones SC completion or UR. The timed out CTS TAG is used to look-up the TPL TAG within the CTS RAM and is added to the responding CpID TPL.









- Switchtec Proprietary
- Host sends a MemRd to the EP





- Drive is removed after the NP TLP exits the egress port
- CTS triggers:
  - Switch synthesizes a successful completion (SC) with All-1s data or UR





- Posted transactions (like MemWr) do not have completions
- These transactions are not tracked and cannot trigger CTS





Host sends a config cycle to an EP



© 2016 Microsemi Corporation. Company Proprietary



- EP is removed before completion can be returned
- CTS triggers:
  - Switch synthesizes an unsupported request (UR)





# Questions?



#### Power Matters."

Microsemi Corporate Headquarters
One Enterprise, Aliso Vieio, CA 92656 USA

Within the USA: +1 (800) 713-4113 Outside the USA: +1 (949) 380-6100

Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996

email: sales.support@microsemi.com

Microsemi Corporation (MSCC) offers a comprehensive portfolio of semiconductor and system solutions for communications, defense & security, aerospace and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs and ASICs; power management products; timing and synchronization devices and precise time solutions, setting the world's standard for time; voice processing devices; RF solutions; discrete components; security technologies and scalable anti-tamper products; Ethernet solutions; Power-over-Ethernet ICs and midspans; as well as custom design capabilities and services. Microsemi is headquartered in Aliso Viejo, Calif., and has approximately 3,600 employees globally. Learn more at www.microsemi.com

Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any particular purpose, nor does Microsemi assume any liability whatsoever arising out of the application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemi. It is the Buyer's responsibility to independently determine suitability of any products and to test and verify the same. The information provided by Microsemi hereunder is provided "as is, where is" and with all faults, and the entire risk associated with such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP rights, whether with regard to such information itself or anything described by such information. Information provided in this document is proprietary to Microsemi, and Microsemi reserves the right to make any changes to the information in this document or to any products and services at any time without notice.

©2016 Microsemi Corporation. All rights reserved. Microsemi and the Microsemi logo are registered trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners.